Srijan Gupta - 2020CS50444, Nischay Diwan - 2020CS50433

COL215P: Digital Logic & System Design

15 September 2022

#### 3 Layer MLP

## Components

#### Comparator

Applies the ReLU activation function.



## MAC (Multiply-Accumulate Control)

Performs both multiplication and addition simultaneously.

Note: Enable signal and clk signal added to this component (changes from previous stage)



### RAM (Random Access Memory)

Memory of size 2kB with 16-bit words with both synchronous reads and synchronous writes. (Clocked read in this module - change from previous stage)



#### ROM (Read-Only Memory)

Memory of size 64kB with 8-bit words with synchronous reads. (Clocked read in this module - change from previous stage)



#### Seven Segment Display

Takes a hexadecimal input and outputs the state of the segments (on/off) to display the corresponding digit.



#### Shifter

Performs signed integer division by 32.



# Working of FSM

States - beg, romtoram0, ror\_dummy, romtoram1, start\_layer1, mult\_layer1, mult\_inc1, load\_bias1, wait\_bias1, add\_layer1, relu\_layer1, write\_layer1, dummy\_layer1, back\_layer1, start\_layer2, mult\_layer2, mult\_inc2, load\_bias2, wait\_bias2, add\_layer2, write\_layer2, dummy\_layer2, back\_layer2, ready\_for\_max, wait\_max, iter\_max, set\_max, inc\_max, done



**beg:** Initialization of addresses, and enable signals take place in this state, and waits for start signal that is controlled by the start button, if start signal is '1', then go to romtoram0, else stay in beg.

romtoram0: RAM write is enabled and unsigned ROM output is sent to RAM. Go to ror\_dummy

ror\_dummy: Spend 4 cycles to write into the RAM. If the RAM address is 783, go to start\_layer1 else go to romtoram1.

romtoram1: Dummy state to allow synchronous reading, go to romtoram0.

start\_layer1: Increment iter\_layer1, disable MAC and go to mult\_layer1.

mult\_layer1: Load MAC inputs and control. If this column's multiplication is done, go to load\_bias1, else go to mult\_inc1.

mult\_inc1: Dummy state to allow for synchronous read and multiplication. Go to mult\_layer1.

load\_bias1: Load the address of the bias. Go to wait\_bias1.

wait\_bias1: Dummy state to allow for synchronous read. Go to add\_layer1.

add\_layer1: Add the bias to the MAC output and send to the shifter. Go to relu\_layer1.

relu\_layer1: Send the shifted output to the comparator. Go to write\_layer1.

write\_layer1: Enable RAM write and send the activated output to the RAM. Go to dummy\_layer1.

dummy\_layer1: Spend 4 cycles to write into the RAM. Go to back\_layer1.

back\_layer1: If input layer computation is finished, i. e. go to start\_layer2, else increment iter\_layer1 and go to start\_layer1. Initialize addresses for corresponding next state as well.

start\_layer2: Increment iter\_layer2, disable MAC and go to mult\_layer2.

mult\_layer2: Load MAC inputs and control. If this column's multiplication is done, go to load\_bias2, else go to mult\_inc2.

mult\_inc2: Dummy state to allow for synchronous read and multiplication. Go to mult\_layer2.

load\_bias2: Load the address of the bias. Go to wait\_bias2.

wait\_bias2: Dummy state to allow for synchronous read. Go to add\_layer2.

add\_layer2: Add the bias to the MAC output and send to the shifter. Go to write\_layer2.

write\_layer2: Enable RAM write and send the shifted output to the RAM. Go to dummy\_layer2.

dummy\_layer1: Spend 4 cycles to write into the RAM. Go to back\_layer2.

back\_layer2: If hidden layer computation is finished, i. e. iter\_layer2 is 10 go to ready\_for\_max, else

increment iter\_layer2 and go to start\_layer2. Initialize addresses for corresponding next state as well.

ready\_for\_max: Set RAM address to start of the output layer. Go to wait\_max.

wait\_max: Dummy state to allow for synchronous read. Go to iter\_max.

iter\_max: If the value of the current output is greater than the current maximum weight set the signal gt to 1 else set gt to 0. Go to set\_max.

set\_max: If the signal gt is 1, update max index and weight else do nothing. Go to inc\_max.

inc\_max: If the last element of the output layer is reached go to done else increment the ram address and go to wait\_max.

done: The final state, seven segment input is set, the circuit then stays in this state infinitely.

# Final Design

#### Block Diagram







Digits 7,5,2 respectively